

# ITU-R BT.656 Interface

User's Manual

Multimedia Processor for Mobile Applications EMMA Mobile TM EV2

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

## How to Use This Manual

#### 1. Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the EMMA Mobile EV2. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Electronics Web site.

| Document<br>Type          | Description                                                                                                                                                           | Document Title                            | Document No.    |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|
| Data Sheet                | Hardware overview and electrical characteristics                                                                                                                      | EMMA Mobile EV2 Datasheet                 | R19DS0010EJxxxx |
| User's manual<br>(1chip)  | Hardware whole specifications (pin assignments, memory maps, peripheral function specifications, electrical characteristics, timing charts) and operation description | EMMA Mobile EV2 User's manual 1chip       | R19UH0036EJxxxx |
| User's manual<br>(module) | Hardware each macro specifications and operation description.                                                                                                         | EMMA Mobile EV2 User's manual each module | See below       |

| Document Name                       | Document No.    | Document Name                       | Document No.    |
|-------------------------------------|-----------------|-------------------------------------|-----------------|
| 1chip                               | R19UH0036EJxxxx | DMA Controller                      | R19UH0043EJxxxx |
| System Management Unit              | R19UH0037EJxxxx | LP-DDR/DDR2 Controller              | R19UH0039EJxxxx |
| Timer                               | R19UH0054EJxxxx | SD Memory Card Interface            | R19UH0061EJxxxx |
| System Timer                        | R19UH0055EJxxxx | SDIO Interface                      | R19UH0042EJxxxx |
| HD Video Decoder                    | R19UH0056EJxxxx | CF Card Interface                   | R19UH0062EJxxxx |
| Rotator                             | R19UH0057EJxxxx | Unified Serial Interface            | R19UH0047EJxxxx |
| Resizer                             | R19UH0058EJxxxx | UART interface                      | R19UH0040EJxxxx |
| Image Composer                      | R19UH0038EJxxxx | USB 2.0 Host Controller             | R19UH0045EJxxxx |
| LCD Interface                       | R19UH0044EJxxxx | USB 2.0 Function Controller         | R19UH0034EJxxxx |
| ITU-R BT.656 Interface              | R19UH0059EJxxxx | IIC Interface                       | R19UH0052EJxxxx |
| (This manual)                       |                 |                                     |                 |
| Digital Terrestrial TV<br>Interface | R19UH0048EJxxxx | General Purpose I/O<br>Interface    | R19UH0041EJxxxx |
| Camera Interface                    | R19UH0060EJxxxx | Pulse Width Modulation<br>Interface | R19UH0063EJxxxx |

<sup>4</sup> digits of end shows the version.

### 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

#### (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

#### (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b or 11

Hexadecimal: EFA0h

Decimal: 1234

### 3. Register Notation

The symbols and terms used in register diagrams are described below.

#### x.x.x XXX register

This register (XXXXXXX: xxxx\_xxxxh) .....

| 7    | 6   | 5         | 4         | 3     | 2   | 11         | 0           |
|------|-----|-----------|-----------|-------|-----|------------|-------------|
| Rese | ved | CHG_P1_LA | LATCH_P1_ | Reser | ved | CHG_P0_LAT | CHG_P0_LAT_ |
|      |     | Т         | SEL       |       |     |            | SEL         |

| Name           | R/W  | Bit No.     | After Reset | Description                                                   |  |
|----------------|------|-------------|-------------|---------------------------------------------------------------|--|
| LATCH_P2_SEL   | R/W  | 8           | 0           | 0: Use the P2_LAT bit of the P2_POWERSW register in the       |  |
|                |      |             |             | SMU to latch data.                                            |  |
|                |      |             |             | 1: Use the CHG_P2_LAT bit to latch data.                      |  |
| Reserved       | R    | 7:6         | =           | Reserved. If these bits are read, 0 is returned for each bit. |  |
| CHG_P1_LAT     | R/W  | 5           | 1           | 0: Output data as is. 1: Output latched data.                 |  |
| LATCH_P1_SEL   | \R/W | 4           | 0           | 0: Use the P1_LAT bit of the P1_POWERSW register in the       |  |
|                |      |             |             | SMU to latch data.                                            |  |
|                |      |             |             | 1: Use the CHG_P1_LAT bit to latch data.                      |  |
| Reserved       | R    | 3:2         | -           | Reserved. If these bits are read, 0 is returned for each bit. |  |
| CHG_P0_LAT     | R/W  | 1           | 1           | 0: Output data as is. 1: Output latched data.                 |  |
| CHG_P0_LAT_SEL | R/W  | 0           | 0           | 0: Use the P0_LAT bit of the P2_POWERSW register in the       |  |
|                |      | $\setminus$ |             | SMU to latch data.                                            |  |
|                |      |             |             | 1: Use the CHG_P0_LAT bit to latch data.                      |  |
|                |      | *1          |             | *3                                                            |  |

\*1

R/W: Read and Write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

Reserved bit.

Reserved bit. Set to specified value.

\*3

· Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

· Do not set to a value.

Operation is not guaranteed when a value is set.

· Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

## 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |  |  |  |  |  |
|--------------|----------------------------------------------|--|--|--|--|--|
| ACIA         | Asynchronous Communication Interface Adapter |  |  |  |  |  |
| bps          | bits per second                              |  |  |  |  |  |
| CRC          | Cyclic Redundancy Check                      |  |  |  |  |  |
| DMA          | Direct Memory Access                         |  |  |  |  |  |
| DMAC         | Direct Memory Access Controller              |  |  |  |  |  |
| GSM          | Global System for Mobile Communications      |  |  |  |  |  |
| Hi-Z         | High Impedance                               |  |  |  |  |  |
| IEBus        | Inter Equipment Bus                          |  |  |  |  |  |
| I/O          | Input/Output                                 |  |  |  |  |  |
| IrDA         | Infrared Data Association                    |  |  |  |  |  |
| LSB          | Least Significant Bit                        |  |  |  |  |  |
| MSB          | Most Significant Bit                         |  |  |  |  |  |
| NC           | Non-Connect                                  |  |  |  |  |  |
| PLL          | Phase Locked Loop                            |  |  |  |  |  |
| PWM          | Pulse Width Modulation                       |  |  |  |  |  |
| SFR          | Special Function Register                    |  |  |  |  |  |
| SIM          | Subscriber Identity Module                   |  |  |  |  |  |
| UART         | Universal Asynchronous Receiver/Transmitter  |  |  |  |  |  |
| VCO          | Voltage Controlled Oscillator                |  |  |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

EMMA Mobile is registered trademark of Renesas Electronics Corporation in Japan, USA and other countries.

## **Table of Contents**

| 1. Overv  | riew                                            |    |
|-----------|-------------------------------------------------|----|
| 1.1 Fea   | atures                                          | 1  |
| 1.2 Fur   | nction Block Diagram                            | 2  |
| 2. Pin Fu | unctions                                        | 3  |
| 3. Regist | ters                                            | 4  |
| -         | gister List                                     |    |
|           | gister Details                                  |    |
| 3.2.1     | Control register                                |    |
| 3.2.2     | Display register                                |    |
| 3.2.3     | Status register                                 | 7  |
| 3.2.4     | Display area address register                   |    |
| 3.2.5     | Display area address register UV                | 9  |
| 3.2.6     | Address addition value register                 | 10 |
| 3.2.7     | Frame select register                           | 11 |
| 3.2.8     | Interrupt setting registers                     | 12 |
| 4. Descri | iption of Functions                             | 19 |
|           | S Encoder Interface                             |    |
| 4.1.1     | Generating synchronization signals              | 22 |
| 4.1.2     | Adjusting the phase of control clock (NTS_CLKI) | 24 |
| 4.2 Fra   | ame Buffer and Data Buffer                      |    |
| 4.2.1     | Frame buffer                                    | 25 |
| 4.2.2     | Frame buffer storage format                     |    |
| 4.2.3     | Switching frame buffers                         | 27 |
| 4.2.4     | Data buffer                                     | 27 |
| 4.2.5     | Gain adjustment                                 |    |
| 4.3 Inte  | errupt Sources                                  |    |
| 4.4 Clo   | ock Control                                     |    |



#### ITU-R BT.656 Interface

R19UH0059EJ0300 Rev.3.00 May 31, 2011

EMMA Mobile EV2

### 1. Overview

#### 1.1 Features

NTS fetches YUV422-format image data from a frame buffer memory, converts it to the image to be output to the ITU-R BT.656-compliant parallel interface in synchronization with the internal timing signals, and outputs it to an external NTSC/PAL encoder IC.

(1) Supported standards

NTSC (525/60): Effective pixels:  $720 \times 486$ PAL (625/50): Effective pixels:  $720 \times 576$ 

(2) Output data format

ITU-R BT.656-compliant parallel data interface for data output

(3) Input image data format

YUV422 image data

(4) Gain adjustment

Internally adjusts the gain of the input YUV data to support ITU-R BT.601.

#### (5) Upscaling

Can double an image vertically and horizontally.

If images need not be expanded to NTSC/PAL size, such as when playing MPEG videos, a small image is generated in the memory and is quadrupled when transferred to the encoder IC. This function reduces internal processing during image generation and memory traffic.

ITU-R BT.656 Interface 1. Overview

### 1.2 Function Block Diagram

Figure 1-1. Function Block Diagram



ITU-R BT.656 Interface 2. Pin Functions

## 2. Pin Functions

| Pin Name   | I/O    | Function                                      | Alternate Pin Function |
|------------|--------|-----------------------------------------------|------------------------|
| NTSC_DATA0 | Output | ITU-R BT.656-compliant parallel data Bit 0    | GPIO_130               |
| NTSC_DATA1 | Output | ITU-R BT.656-compliant parallel data Bit 1    | GPIO_129               |
| NTSC_DATA2 | Output | ITU-R BT.656-compliant parallel data Bit 2    | GPIO_128               |
| NTSC_DATA3 | Output | ITU-R BT.656-compliant parallel data Bit 3    | GPIO_127               |
| NTSC_DATA4 | Output | ITU-R BT.656-compliant parallel data Bit 4    | GPIO_126               |
| NTSC_DATA5 | Output | ITU-R BT.656-compliant parallel data Bit 5    | GPIO_125               |
| NTSC_DATA6 | Output | ITU-R BT.656-compliant parallel data Bit 6    | GPIO_124               |
| NTSC_DATA7 | Output | ITU-R BT.656-compliant parallel data Bit 7    | GPIO_123               |
| NTSC_CLK   | Input  | ITU-R BT.656 interface control clock (27 MHz) | GPIO_122               |

## 3. Registers

The NTS registers allow word access only.

Do not access reserved registers.

Any value written to reserved bits in each register is ignored.

### 3.1 Register List

Base address: E121\_0000H

| Address | Register Name                     | Register Symbol  | R/W | After Reset |
|---------|-----------------------------------|------------------|-----|-------------|
| 0000H   | Control register                  | NTS_CONTROL      | R/W | 0000_0000H  |
| 0004H   | Display register                  | NTS_OUT          | R/W | 0000_0000H  |
| 0008H   | Status register                   | NTS_STATUS       | R   | 0000_0000H  |
| 000CH   | Display area address register YA  | NTS_YAREAAD_A    | R/W | 0000_0000H  |
| 0010H   | Display area address register YB  | NTS_YAREAAD_B    | R/W | 0000_0000H  |
| 0014H   | Display area address register YC  | NTS_YAREAAD_C    | R/W | 0000_0000H  |
| 0018H   | Display area address register UVA | NTS_UVAREAAD_A   | R/W | 0000_0000H  |
| 001CH   | Display area address register UVB | NTS_UVAREAAD_B   | R/W | 0000_0000H  |
| 0020H   | Display area address register UVC | NTS_UVAREAAD_C   | R/W | 0000_0000H  |
| 0024H   | Address addition value register   | NTS_HOFFSET      | R/W | 0000_0000H  |
| 0028H   | Frame select register             | NTS_FRAMESEL     | R/W | 0000_0001H  |
| 002CH-  | Reserved                          |                  |     |             |
| 005CH   | Reserved                          | _                |     | _           |
| 0060H   | Interrupt status register         | NTS_INTSTATUS    | R   | 0000_0000H  |
| 0064H   | Interrupt raw status register     | NTS_INTRAWSTATUS | R   | 0000_0000H  |
| 0068H   | Interrupt enable set register     | NTS_INTENSET     | R/W | 0000_0000H  |
| 006CH   | Interrupt enable clear register   | NTS_INTENCLR     | W   | 0000_0000H  |
| 0070H   | Interrupt source clear register   | NTS_INTFFCLR     | W   | 0000_0000H  |
| 0074H   | Error address register            | NTS_ERRORADR     | R/W | 0000_0000H  |
| 0078H   | Software reset register           | NTS_SWRESET      | R/W | 0000_0000H  |
| 007CH-  | Reserved                          |                  |     |             |
| FFFCH   | Reserved                          | _                | _   | _           |

### 3.2 Register Details

### 3.2.1 Control register

This register (NTS\_CONTROL: E121\_0000H) control NTS.

| 31 | 30       | 29    | 28  | 27      | 26      | 25     | 24     |  |
|----|----------|-------|-----|---------|---------|--------|--------|--|
|    | Reserved |       |     |         |         |        |        |  |
|    |          |       |     |         |         |        |        |  |
| 23 | 22       | 21    | 20  | 19      | 18      | 17     | 16     |  |
|    |          |       | Res | served  |         |        |        |  |
|    |          |       |     |         |         |        |        |  |
| 15 | 14       | 13    | 12  | 11      | 10      | 9      | 8      |  |
|    | Reserved |       |     |         |         |        |        |  |
|    |          |       |     |         |         |        |        |  |
| 7  | 6        | 5     | 4   | 3       | 2       | 1      | 0      |  |
|    | Rese     | erved |     | UPSCALE | OUTMODE | CLKPOL | ENDIAN |  |

| Name     | R/W | Bit No. | After Reset | Function                                                                |
|----------|-----|---------|-------------|-------------------------------------------------------------------------|
| Reserved | R   | 31:4    | 000_0000H   | Reserved. When these bits are read, 0 is returned for each bit.         |
| UPSCALE  | R/W | 3       | 0           | Specifies whether to enable the upscale (zoom) function.                |
|          |     |         |             | 0: Disable                                                              |
|          |     |         |             | 1: Enable                                                               |
| OUTMODE  | R/W | 2       | 0           | Selects the NTSC encoder interface output system.                       |
|          |     |         |             | 0: NTSC (525/60)                                                        |
|          |     |         |             | 1: PAL (625/60)                                                         |
| CLKPOL   | R/W | 1       | 0           | Selects the phase of the NTS_CLKI (27 MHz).                             |
|          |     |         |             | 0: Rising edge of NTS_CLKI                                              |
|          |     |         |             | 1: Falling edge of NTS_CLKI                                             |
| ENDIAN   | R/W | 0       | 0           | Specifies the endian of the image data being stored in the frame buffer |
|          |     |         |             | memory.                                                                 |
|          |     |         |             | 0: Little endian                                                        |
|          |     |         |             | 1: Big endian                                                           |

#### Display register 3.2.2

This register (NTS\_OUT: E121\_0004H) controls the data output to the NTS encoder interface.

| 31 | 30       | 29 | 28   | 27    | 26 | 25 | 24 |
|----|----------|----|------|-------|----|----|----|
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 23 | 22       | 21 | 20   | 19    | 18 | 17 | 16 |
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 15 | 14       | 13 | 12   | 11    | 10 | 9  | 8  |
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 7  | 6        | 5  | 4    | 3     | 2  | 1  | 0  |
|    | Reserved |    |      |       |    |    |    |

| Name     | R/W | Bit No. | After Reset | Function                                                              |
|----------|-----|---------|-------------|-----------------------------------------------------------------------|
| Reserved | R   | 31:2    | 0000_0000H  | Reserved. When these bits are read, 0 is returned for each bit.       |
| NTSOUT   | R/W | 1:0     | 00b         | Controls the data output to the NTS encoder interface.                |
|          |     |         |             | 00: OFF (all-0 data is output), without synchronization signal output |
|          |     |         |             | 01: ON (BlackBack output), with synchronization signal output         |
|          |     |         |             | 10: ON (BlueBack output), with synchronization signal output          |
|          |     |         |             | 11: ON (Normal output), with synchronization signal output            |

#### Status register 3.2.3

This register (NTS\_STATUS: E121\_0008H) indicates the status of NTS. The status of the NTS output can be acquired by polling this register.

| 31 | 30 | 29   | 28    | 27    | 26 | 25  | 24  |
|----|----|------|-------|-------|----|-----|-----|
|    |    |      | Rese  | erved |    |     |     |
|    |    |      |       |       |    |     |     |
| 23 | 22 | 21   | 20    | 19    | 18 | 17  | 16  |
|    |    |      | Rese  | erved |    |     |     |
|    |    |      |       |       |    |     |     |
| 15 | 14 | 13   | 12    | 11    | 10 | 9   | 8   |
|    |    |      | Rese  | erved |    |     |     |
|    |    |      |       |       |    |     | _   |
| 7  | 6  | 5    | 4     | 3     | 2  | 1   | 0   |
|    |    | Rese | erved |       |    | STA | TUS |

| Name     | R/W | Bit No. | After Reset | Function                                                              |
|----------|-----|---------|-------------|-----------------------------------------------------------------------|
| Reserved | R   | 31:2    | 0000_0000H  | Reserved. When these bits are read, 0 is returned for each bit.       |
| STATUS   | R   | 1:0     | 00b         | Indicates the NTS output status.                                      |
|          |     |         |             | 00: OFF (all-0 data is output), without synchronization signal output |
|          |     |         |             | 01: ON (BlackBack output), with synchronization signal output         |
|          |     |         |             | 10: ON (BlueBack output), with synchronization signal output          |
|          |     |         |             | 11: ON (Normal output), with synchronization signal output            |

#### 3.2.4 Display area address register

These registers (NTS\_YAREAAD\_A: E121\_000CH, NTS\_YAREAAD\_B: E121\_0010H, NTS\_YAREAAD\_C: E121\_0014H) specify the head address of the Y-layer area in the frame buffer memory to which the YUV422format image data is stored. A UV layer has three planes (A, B, and C), which have common specifications.

| 31 | 30 | 29     | 28      | 27      | 26 | 25 | 24 |
|----|----|--------|---------|---------|----|----|----|
|    |    |        | YAREA   | ADA/B/C |    |    |    |
|    |    |        |         |         |    |    |    |
| 23 | 22 | 21     | 20      | 19      | 18 | 17 | 16 |
|    |    |        | YAREA   | ADA/B/C |    |    |    |
|    |    |        |         |         |    |    |    |
| 15 | 14 | 13     | 12      | 11      | 10 | 9  | 8  |
|    |    |        | YAREA   | ADA/B/C |    |    |    |
|    |    |        |         |         |    |    |    |
| 7  | 6  | 5      | 4       | 3       | 2  | 1  | 0  |
|    |    | YAREAA | ADA/B/C |         |    | 0  | 0  |

| Name      | R/W | Bit No. | After Reset | Function                                                          |
|-----------|-----|---------|-------------|-------------------------------------------------------------------|
| YAREAADA/ | R/W | 31:2    | 0000_0000H  | Specifies the head address of the frame buffer memory(Y layer).   |
| B/C       |     |         |             | Specify the address by byte address on a 32-bit boundary.         |
| _         | R   | 1:0     | 0H          | Fixed to 0. When these bits are read, 0 is returned for each bit. |

#### 3.2.5 Display area address register UV

These registers (NTS\_UVAREAAD\_A: E121\_0018H, NTS\_UVAREAAD\_B: E121\_001CH, NTS\_UVAREAAD\_C: E121\_0020H) specify the head address of the UV-layer area in the frame buffer memory to which the YUV422-format image data is stored. A UV layer has three planes (A, B, and C), which have common specifications.

| 31 | 30 | 29 | 28     | 27      | 26 | 25 | 24 |
|----|----|----|--------|---------|----|----|----|
|    |    |    | UVAREA | ADA/B/C |    |    |    |
|    |    |    |        |         |    |    |    |
| 23 | 22 | 21 | 20     | 19      | 18 | 17 | 16 |
|    |    |    | UVAREA | ADA/B/C |    | _  |    |
|    |    |    |        |         |    |    |    |
| 15 | 14 | 13 | 12     | 11      | 10 | 9  | 8  |
|    |    |    | UVAREA | ADA/B/C |    |    |    |
|    |    |    |        |         |    |    |    |
| 7  | 6  | 5  | 4      | 3       | 2  | 1  | 0  |
|    |    |    | UVAREA | ADA/B/C |    | 0  | 0  |

| Name     | R/W | Bit No. | After Reset | Function                                                          |
|----------|-----|---------|-------------|-------------------------------------------------------------------|
| UVAREAAD | R/W | 31:2    | 0000_0000H  | Specifies the head address of the frame buffer memory (UV layer). |
| A/B/C    |     |         |             | Specify the address by byte address on a 32-bit boundary.         |
| =        | R   | 1:0     | 0H          | Fixed to 0. When these bits are read, 0 is returned for each bit. |

### 3.2.6 Address addition value register

This register (NTS\_HOFFSET: E121\_0024H) specifies the total number of bytes in the horizontal direction of frame buffer areas. The setting is commonly applied to frame buffers A, B and C.

| 31 | 30       | 29  | 28   | 27    | 26      | 25 | 24 |
|----|----------|-----|------|-------|---------|----|----|
|    |          |     | Rese | erved |         |    |    |
|    |          |     |      |       |         |    |    |
| 23 | 22       | 21  | 20   | 19    | 18      | 17 | 16 |
|    |          |     | Rese | erved |         |    |    |
|    |          |     |      |       |         |    |    |
| 15 | 14       | 13  | 12   | 11    | 10      | 9  | 8  |
|    | Reserved | d   |      |       | HOFFSET |    |    |
| ·  |          |     |      |       |         |    |    |
| 7  | 6        | 5   | 4    | 3     | 2       | 1  | 0  |
|    |          | HOF | FSET |       |         | 0  | 0  |

| Name     | R/W | Bit No. | After Reset | Function                                                               |
|----------|-----|---------|-------------|------------------------------------------------------------------------|
| Reserved | R   | 31:13   | 0_0000H     | Reserved. When these bits are read, 0 is returned for each bit.        |
| HOFFSET  | R/W | 12:0    | 0000H       | Specifies the total number of bytes in the horizontal direction of the |
|          |     |         |             | frame buffer areas. (The lower 2 bits are fixed to 0.)                 |

### 3.2.7 Frame select register

This register (NTS\_FRAMESEL: E121\_0028H) selects display frame A, B, or C.

| 31 | 30   | 29    | 28   | 27    | 26     | 25  | 24   |
|----|------|-------|------|-------|--------|-----|------|
|    |      |       | Rese | erved |        |     |      |
|    |      |       |      |       |        |     |      |
| 23 | 22   | 21    | 20   | 19    | 18     | 17  | 16   |
|    |      |       | Rese | erved |        |     |      |
|    |      |       |      |       |        |     |      |
| 15 | 14   | 13    | 12   | 11    | 10     | 9   | 8    |
|    |      |       | Rese | erved |        |     |      |
|    |      |       |      |       |        |     |      |
| 7  | 6    | 5     | 4    | 3     | 2      | 1   | 0    |
|    | Rese | erved |      | AREAS | STATUS | ARE | ASEL |

| Name       | R/W | Bit No. | After Reset | Function                                                   |
|------------|-----|---------|-------------|------------------------------------------------------------|
| Reserved   | R   | 31:4    | 000_0000H   | Reserved. When these bits are read, 0 is returned for each |
|            |     |         |             | bit.                                                       |
| AREASTATUS | R   | 3:2     | 00b         | Indicates the frame currently being displayed.             |
|            |     |         |             | 00: Initial state                                          |
|            |     |         |             | 01: Frame buffer A                                         |
|            |     |         |             | 10: Frame buffer B                                         |
|            |     |         |             | 11: Frame buffer C                                         |
| AREASEL    | R/W | 1:0     | 01b         | Selects the frame buffer whose image is to be displayed.   |
|            |     |         |             | 00: Setting prohibited                                     |
|            |     |         |             | 01: Frame buffer A                                         |
|            |     |         |             | 10: Frame buffer B                                         |
|            |     |         |             | 11: Frame buffer C                                         |

#### 3.2.8 Interrupt setting registers

These registers are used to specify various interrupt parameters. NTS uses four interrupts.

#### (1) Interrupt status register

This read-only register (NTS\_INTSTATUS: E121\_0060H) indicates the status of the interrupt sources. The status of the interrupt sources enabled by the interrupt enable set register can be read.

| <br>31 | 30       | 29 | 28     | 27       | 26      | 25     | 24    |
|--------|----------|----|--------|----------|---------|--------|-------|
|        |          |    | Reserv | ed       |         |        |       |
|        |          |    |        |          |         |        |       |
| 23     | 22       | 21 | 20     | 19       | 18      | 17     | 16    |
|        |          |    | Reserv | ed       |         |        |       |
|        |          |    |        |          |         |        |       |
| <br>15 | 14       | 13 | 12     | 11       | 10      | 9      | 8     |
|        |          |    | Reserv | ed       |         |        |       |
|        |          |    |        |          |         |        |       |
| <br>7  | 6        | 5  | 4      | 3        | 2       | 1      | 0     |
|        | Reserved |    | ι      | JNDERRUN | DMASTOP | DMAERR | NTSVS |

| Name     | R/W | Bit No. | After Reset | Function                                                        |
|----------|-----|---------|-------------|-----------------------------------------------------------------|
| Reserved | R   | 31:4    | 000_0000H   | Reserved. When these bits are read, 0 is returned for each bit. |
| UNDERRUN | R   | 3       | 0           | Indicates the status of the underrun interrupt.                 |
|          |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |
| DMASTOP  | R   | 2       | 0           | Indicates the status of the transfer stop interrupt.            |
|          |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |
| DMAERR   | R   | 1       | 0           | Indicates the status of the transfer error interrupt.           |
|          |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |
| NTSVS    | R   | 0       | 0           | Indicates the status of the NTS frame interrupt.                |
|          |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |

#### (2) Interrupt raw status register

This read-only register (NTS\_INTRAWSTATUS: E121\_0064H) indicates the status of the interrupt sources. The bits corresponding to the interrupt sources are set regardless of the settings of the interrupt enable set register and the interrupt enable clear register.

| 31 | 30       | 29 | 28  | 27     | 26      | 25        | 24       |
|----|----------|----|-----|--------|---------|-----------|----------|
|    |          |    | Res | served |         |           |          |
|    |          |    |     |        |         |           |          |
| 23 | 22       | 21 | 20  | 19     | 18      | 17        | 16       |
|    |          |    | Res | served |         |           |          |
|    |          |    |     |        |         |           |          |
| 15 | 14       | 13 | 12  | 11     | 10      | 9         | 8        |
|    |          |    | Res | served |         |           |          |
|    |          |    |     |        |         |           |          |
| 7  | 6        | 5  | 4   | 3      | 2       | 1         | 0        |
|    | Reserved |    |     |        | DMASTOP | DMAERRRAW | NTSVSRAW |
|    |          |    |     | RAW    | RAW     |           |          |

| Name     | R/W | Bit No. | After Reset | Function                                                        |
|----------|-----|---------|-------------|-----------------------------------------------------------------|
| Reserved | R   | 31:4    | 000_0000H   | Reserved. When these bits are read, 0 is returned for each bit. |
| UNDERRUN | R   | 3       | 0           | Indicates the status of the underrun interrupt.                 |
| RAW      |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |
| DMASTOPR | R   | 2       | 0           | Indicates the status of the transfer stop interrupt.            |
| AW       |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |
| DMAERRRA | R   | 1       | 0           | Indicates the status of the transfer error interrupt.           |
| W        |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |
| NTSVSRAW | R   | 0       | 0           | Indicates the status of the NTS frame interrupt.                |
|          |     |         |             | 0: No interrupt source                                          |
|          |     |         |             | 1: Interrupt source occurred                                    |

#### (3) Interrupt enable set register

This register (NTS\_INTENSET: E121\_0068H) enables issuance of interrupt requests. Only data of bits to which 1 is written is updated. When the bit corresponding to an interrupt source in this register is set to 1, the interrupt source is set, request for the interrupt is issued, and the corresponding bit of the interrupt status register is set to 1. If no bits are set to 1 in this register, no interrupt requests are issued even if an interrupt source is set, but the corresponding bit of the interrupt raw status register is set to 1.

|   | 31 | 30  | 29     | 28  | 27         | 26        | 25       | 24      |
|---|----|-----|--------|-----|------------|-----------|----------|---------|
|   |    |     |        | Res | served     |           |          |         |
|   |    |     |        |     |            |           |          |         |
|   | 23 | 22  | 21     | 20  | 19         | 18        | 17       | 16      |
|   |    |     |        | Res | served     |           |          |         |
|   |    |     |        |     |            |           |          |         |
|   | 15 | 14  | 13     | 12  | 11         | 10        | 9        | 8       |
|   |    |     |        | Res | served     |           |          |         |
|   |    |     |        |     |            |           |          |         |
| 7 |    | 6   | 5      | 4   | 3          | 2         | 1        | 0       |
|   |    | Res | served |     | UNDERRUNEN | DMASTOPEN | DMAERREN | NTSVSEN |

| Name       | R/W | Bit No. | After Reset | Function                                                          |
|------------|-----|---------|-------------|-------------------------------------------------------------------|
| Reserved   | R   | 31:4    | 000_0000H   | Reserved. When these bits are read, 0 is returned for each bit.   |
| UNDERRUNEN | R   | 3       | 0           | Indicates whether issuance of the underrun interrupt request is   |
|            |     |         |             | enabled.                                                          |
|            |     |         |             | 0: Not enabled, 1: Enabled                                        |
|            | W   | 3       | =           | Enables issuance of the underrun interrupt request.               |
|            |     |         |             | 0: Ignored, 1: Enable interrupt.                                  |
| DMASTOPEN  | R   | 2       | 0           | Indicates whether issuance of the transfer stop interrupt request |
|            |     |         |             | is enabled.                                                       |
|            |     |         |             | 0: Not enabled, 1: Enabled                                        |
|            | W   | 2       | -           | Enables issuance of the transfer stop interrupt request.          |
|            |     |         |             | 0: Ignored, 1: Enable interrupt.                                  |
| DMAERREN   | R   | 1       | 0           | Indicates whether issuance of the transfer stop interrupt request |
|            |     |         |             | is enabled.                                                       |
|            |     |         |             | 0: Not enabled, 1: Enabled                                        |
|            | W   | 1       | -           | Enables issuance of the transfer stop interrupt request.          |
|            |     |         |             | 0: Ignored, 1: Enable interrupt.                                  |
| NTSVSEN    | R   | 0       | 0           | Indicates whether issuance of the NTS frame interrupt request is  |
|            |     |         |             | enabled.                                                          |
|            |     |         |             | 0: Not enabled, 1: Enabled                                        |
|            | W   | 0       | -           | Enables issuance of the NTS frame interrupt request.              |
|            |     |         |             | 0: Ignored, 1: Enable interrupt.                                  |

#### (4) Interrupt enable clear register

This write-only register (NTS\_INTENCLR:E121\_006CH) disables (masks) issuance of interrupt requests. If the bit corresponding to an interrupt source in this register is set to 1, no interrupt requests are issued even if the interrupt source is generated. The status of the corresponding bit in the interrupt status register also remains unchanged. If no bits are set to 1 in this register, an interrupt request is issued when an interrupt source is set, and the corresponding bit of the interrupt status register is set to 1. Writing 0 to this register does not affect the setting.

| 31 | 30       | 29 | 28  | 27     | 26      | 25     | 24        |
|----|----------|----|-----|--------|---------|--------|-----------|
|    |          |    | Res | served |         |        |           |
|    |          |    |     |        |         |        |           |
| 23 | 22       | 21 | 20  | 19     | 18      | 17     | 16        |
|    |          |    | Res | served |         |        |           |
|    |          |    |     |        |         |        |           |
| 15 | 14       | 13 | 12  | 11     | 10      | 9      | 8         |
|    |          |    | Res | served |         |        |           |
|    |          |    |     |        |         |        |           |
| 7  | 6        | 5  | 4   | 3      | 2       | 1      | 0         |
|    | Reserved |    |     |        | DMASTOP | DMAERR | NTSVSMASK |
|    |          |    |     | MASK   | MASK    | MASK   |           |

| Name      | R/W | Bit No. | After Reset | Function                                                  |
|-----------|-----|---------|-------------|-----------------------------------------------------------|
| Reserved  | 1   | 31:4    | 000_0000H   | Reserved.                                                 |
| UNDERRUN  | W   | 3       | 0           | Disables issuance of the underrun interrupt request.      |
| MASK      |     |         |             | 1: Disable interrupt.                                     |
| DMASTOPM  | W   | 2       | 0           | Disables issuance of the transfer stop interrupt request. |
| ASK       |     |         |             | 1: Disable interrupt.                                     |
| DMAERRMA  | W   | 1       | 0           | Disables issuance of the transfer stop interrupt request. |
| SK        |     |         |             | 1: Disable interrupt.                                     |
| NTSVSMASK | W   | 0       | 0           | Disables issuance of the NTS frame interrupt request.     |
|           |     |         |             | 1: Disable interrupt.                                     |

#### (5) Interrupt source clear register

This write-only register (NTS\_INTFFCLR: E121\_0070H) requests clearing of interrupt sources. Setting the bit corresponding to an interrupt source to 1 clears the interrupt source. Writing 0 to this register does not affect the setting.

| 31 | 30   | 29    | 28  | 27          | 26         | 25         | 24        |
|----|------|-------|-----|-------------|------------|------------|-----------|
|    |      |       | Res | erved       |            |            |           |
|    |      |       |     |             |            |            |           |
| 23 | 22   | 21    | 20  | 19          | 18         | 17         | 16        |
|    |      |       | Res | erved       |            |            |           |
|    |      |       |     |             |            |            | _         |
| 15 | 14   | 13    | 12  | 11          | 10         | 9          | 8         |
|    |      |       | Res | erved       |            |            |           |
|    |      |       |     |             |            |            |           |
| 7  | 6    | 5     | 4   | 3           | 2          | 1          | 0         |
|    | Rese | erved |     | UNDERRUNCLR | DMASTOPCLR | DMAERR CLR | NTSVS CLR |

| Name      | R/W | Bit No. | After Reset | Function                                                         |
|-----------|-----|---------|-------------|------------------------------------------------------------------|
| Reserved  | _   | 31:4    | 000_0000H   | Reserved.                                                        |
| UNDERRUN  | W   | 3       | 0           | Requests clearing of the source of the underrun interrupt.       |
| CLR       |     |         |             | 1: Clears the interrupt source.                                  |
| DMASTOPC  | W   | 2       | 0           | Requests clearing of the source of the transfer stop interrupt.  |
| LR        |     |         |             | 1: Clears the interrupt source.                                  |
| DMAERRCLR | W   | 1       | 0           | Requests clearing of the source of the transfer error interrupt. |
|           |     |         |             | 1: Clears the interrupt source.                                  |
| NTSVSCLR  | W   | 0       | 0           | Requests clearing of the source of the NTS frame interrupt.      |
|           |     |         |             | 1: Clears the interrupt source.                                  |

### (6) Error address register

This register (NTS\_ERRORADR: E121\_0074H) retains the current HADDR status when an internal bus response ERROR, RETRY, or SPLIT is received during DMA transfer.

| 31 | 30 | 29 | 28   | 27  | 26 | 25 | 24 |
|----|----|----|------|-----|----|----|----|
|    |    |    | ERR  | ADR |    |    |    |
|    |    |    |      |     |    |    |    |
| 23 | 22 | 21 | 20   | 19  | 18 | 17 | 16 |
|    |    |    | ERR  | ADR |    |    |    |
|    |    |    |      |     |    |    |    |
| 15 | 14 | 13 | 12   | 11  | 10 | 9  | 8  |
|    |    |    | ERR  | ADR |    |    |    |
|    |    |    |      |     |    |    |    |
| 7  | 6  | 5  | 4    | 3   | 2  | 1  | 0  |
|    |    | 0  | LOCK |     |    |    |    |

| Name     | R/W | Bit No. | After Reset | Function                                                  |
|----------|-----|---------|-------------|-----------------------------------------------------------|
| ERRADR   | R   | 31:2    | 0000_0000H  | Stores HADDR upon occurrence of an error response.        |
| Reserved | R   | 1       | 0           | Reserved. When this bit is read, 0 is returned.           |
| LOCK     | R/W | 0       | 0           | Error status                                              |
|          |     |         |             | 0: Stores the address when an error response occurs.      |
|          |     |         |             | 1: An error response occurred and the address was stored. |

Caution If an error response occurs when the LOCK bit is 0, the current HADDR status is stored in the ERRADR bit and the LOCK bit is set to 1. To acquire the error status again, set the LOCK bit to 0. Writing 1 to the LOCK bit does not affect the setting.

#### (7) Software reset register

This register (NTS\_SWRESET: E121\_0078H) is used for switching the phase of the NTS\_CLKI (27 MHz) clock.

This register resets the circuit operating at 27 MHz before the NTS\_CLK phase is switched by using the CLKPOL bit of the control register (NTS\_CONTROL). Cancel this setting after changing the phase.

| 31 | 30       | 29 | 28   | 27    | 26 | 25 | 24 |
|----|----------|----|------|-------|----|----|----|
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 23 | 22       | 21 | 20   | 19    | 18 | 17 | 16 |
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 15 | 14       | 13 | 12   | 11    | 10 | 9  | 8  |
|    |          |    | Rese | erved |    |    |    |
|    |          |    |      |       |    |    |    |
| 7  | 6        | 5  | 4    | 3     | 2  | 1  | 0  |
|    | Reserved |    |      |       |    |    |    |

| Name     | R/W | Bit No. | After Reset | Function                                                        |
|----------|-----|---------|-------------|-----------------------------------------------------------------|
| Reserved | R   | 31:1    | 0000_0000H  | Reserved. When these bits are read, 0 is returned for each bit. |
| SWRESET  | R/W | 0       | 0           | Specifies whether to enable software reset.                     |
|          |     |         |             | 0: Disables reset.                                              |
|          |     |         |             | 1: Enables reset.                                               |

### 4. Description of Functions

#### 4.1 NTS Encoder Interface

The ITU-R BT.656-compliant format uses the interlace system where a single screen (frame) consists of two fields. This system does not use the vertical synchronizing (VD) and horizontal synchronizing (HD) signals for synchronizing the image, but recognizes the effective pixel area by using the two timing reference signals SAV (start of active video) and EAV (end of active video), included in the data stream, for the synchronization. SAV and EAV each consist of 3-byte preamble data (FF/00/00) and 1-byte timing reference data. The following table lists the timing for the NTSC system and PAL system.

Table 4-1. Video Timing Reference Codes

| Data[7:0]<br>Bit Number | 1st Word<br>(FF) | 2nd Word<br>(00) | 3rd Word<br>(00) | 4th Word<br>(XY) |
|-------------------------|------------------|------------------|------------------|------------------|
| 7 (MSB)                 | 1                | 0                | 0                | 1                |
| 6                       | 1                | 0                | 0                | F                |
| 5                       | 1                | 0                | 0                | V                |
| 4                       | 1                | 0                | 0                | Н                |
| 3                       | 1                | 0                | 0                | P3               |
| 2                       | 1                | 0                | 0                | P2               |
| 1                       | 1                | 0                | 0                | P1               |
| 0                       | 1                | 0                | 0                | P0               |

F = 1:

V = 1:

Field 2 is being accessed

In a field blanking interval

F = 0: Field 1 is being accessed

V = 0: Not in a field blanking interval

H = 0: SAV, H = 1: EAV

P3 to P0: Protection bits

P3 = V EXOR H P2 = F EXOR H

P1 = F EXOR V

P0 = F EXOR V EXOR H

R19UH0059EJ0300 Rev.3.00 May 31, 2011



LINE 21 (V = 0)

LINE 264 (V = 1)

LINE 283 (V = 0)

LINE 525 (V = 0)

#### (1) NTSC system

NEXT LINE **H CONTROL** NTS\_DATA[7:0] SAV 4T 1716T Blanking data 268T

Figure 4-1. Data Format in NTSC System

Table 4-2. SAV and EAV Setting Values in NTSC System

| Line No.   |   | SAV: XY Value |   |   |    |    |    |    |   | EAV: XY Value |   |   |    |    |    |    |
|------------|---|---------------|---|---|----|----|----|----|---|---------------|---|---|----|----|----|----|
| NTSC       | 1 | F             | ٧ | Н | P3 | P2 | P1 | P0 | 1 | F             | V | Н | P3 | P2 | P1 | P0 |
| 1 to 3     | 1 | 1             | 1 | 0 | 1  | 1  | 0  | 0  | 1 | 1             | 1 | 1 | 0  | 0  | 0  | 1  |
| 4 to 19    | 1 | 0             | 1 | 0 | 1  | 0  | 1  | 1  | 1 | 0             | 1 | 1 | 0  | 1  | 1  | 0  |
| 20 to 263  | 1 | 0             | 0 | 0 | 0  | 0  | 0  | 0  | 1 | 0             | 0 | 1 | 1  | 1  | 0  | 1  |
| 264 to 265 | 1 | 0             | 1 | 0 | 1  | 0  | 1  | 1  | 1 | 0             | 1 | 1 | 0  | 1  | 1  | 0  |
| 266 to 282 | 1 | 1             | 1 | 0 | 1  | 1  | 0  | 0  | 1 | 1             | 1 | 1 | 0  | 0  | 0  | 1  |
| 283 to 525 | 1 | 1             | 0 | 0 | 0  | 1  | 1  | 1  | 1 | 1             | 0 | 1 | 1  | 0  | 1  | 0  |

LINE 1 (V = 1) LINE 4 **BLANKING** 

FIELD 1 **ACTIVE VIDEO** 

**BLANKING** 

FIELD 2 **ACTIVE VIDEO** 



FIELD 1

(F = 0) ODD

**LINE 266** 

FIELD 2 (F = 1)

EVEŃ

LINE 3

H = 1

EAV

H = 0

SAV

#### (2) PAL system

**H CONTROL** 

NTS\_DATA[7:0]

NEXT LINE

Figure 4-3. Data Format in PAL System



Blanking data 280T

P1 P0 23 to 310 311 to 312 313 to 335 336 to 623 624 to 625 

Table 4-3. SAV and EAV Setting Values in PAL System

Figure 4-4. Vertical Blanking Interval in PAL System



#### 4.1.1 Generating synchronization signals

The horizontal-direction timing control signal is generated by using an 11-bit counter that operates with the NTS\_CLKI clock.

The vertical-direction timing control signal is generated by using a 10-bit counter that operates with the generated horizontal-direction timing control signal.

Figure 4-5. Relationship Between Horizontal- and Vertical-Direction Timing Control Signals in NTSC System





Figure 4-6. Relationship Between Horizontal- and Vertical-Direction Timing Control Signals in PAL System

#### 4.1.2 Adjusting the phase of control clock (NTS\_CLKI)

The timing of outputting NTS\_DATA can be selected from the rising or falling edge of the NTS\_CLKI clock by setting the CLKPOL bit of the NTS\_CONTROL register. The NTS\_DATA signal is output in synchronization with the rising edge of the NTS\_CLKI clock when CLKPOL is set to 0, and with the falling edge when CLKPOL is set to 1.

As a result of this adjustment, the phase of circuits operating at 27 MHz is changed. To prevent the internal circuits from malfunctioning, reset the circuits operating at 27 MHz by using the software reset register (NTS\_SWRESET) before phase adjustment, and cancel the reset after adjustment.



Figure 4-7. Synchronization with Rising Edge of NTS\_CLKI





#### 4.2 Frame Buffer and Data Buffer

#### 4.2.1 Frame buffer

Frame buffer is generic term used to refer to a buffer storing a single screen of image data. There are three frame buffers, defined as frame buffers A, B, and C. The display area address registers Y (NTS\_YAREAAD\_A/B/C) and the display area address registers UV (NTS\_UVAREAAD\_A/B/C) correspond to frame buffers A, B, and C, respectively, and any address can be set by using these registers. The address addition value register (NTS\_HOFFSET) can be used to specify the horizontal size of the frame buffer area in word (2 bytes) units. By this means, a rectangle area clipped from the frame buffer, which has been mapped in a size larger than the display image size, can be output to NTS. (The parameter of address addition value is common to frame buffers A, B, and C.)

Frame buffers A, B, and C are never accessed at the same time. One frame buffer is selected by an order of the processor.



Figure 4-9. Image of Frame Buffer

#### 4.2.2 Frame buffer storage format

Frame buffers store YUV422-format image data. The storage data format is shown below. The endian type for the bus can be specified by using the ENDIAN bit of the NTS\_CONTROL register.

Data size: The same size for Y and UV planes.

Y Plane: Data size is X size  $\times Y$  size bytes for the data at 1 pixel per byte.

UV Plane: Data size is X size  $\times Y$  size bytes for the data at 2 pixels per byte for UV individually.

The following shows the file images when X size = n, Y size = m, and the number of images is 1.

#### (1) Little endian

#### • Y plane

| Y[0]  | Y[1]  | Y[2] | Y[3] | Y[4] | Y[5] |  |  | Y[14] | Y[15]    |
|-------|-------|------|------|------|------|--|--|-------|----------|
| Y[16] | Y[17] |      |      |      |      |  |  |       |          |
|       |       |      |      |      |      |  |  |       |          |
|       |       |      |      |      |      |  |  |       |          |
|       |       |      |      |      |      |  |  |       |          |
|       |       |      |      |      |      |  |  |       | Y[nxm-1] |

#### • UV plane

| U[0] | V[0] | U[1] | V[1] | U[2] | V[2] |  |  | U[7]       | V[7]       |
|------|------|------|------|------|------|--|--|------------|------------|
| U[8] | V[8] |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  | U[nxm/2-1] | V[nxm/2-1] |

#### (2) Big endian

#### • Y plane

| Y[1]  | Y[0]  | Y[3] | Y[2] | Y[5] | Y[4] |  |  | Y[15]    | Y[14]    |
|-------|-------|------|------|------|------|--|--|----------|----------|
| Y[17] | Y[16] |      |      |      |      |  |  |          |          |
|       |       |      |      |      |      |  |  |          |          |
|       |       |      |      |      |      |  |  |          |          |
|       |       |      |      |      |      |  |  |          |          |
|       |       |      |      |      |      |  |  | Y[nxm-1] | Y[nxm-2] |

#### • UV plane

| V[0] | U[0] | V[1] | U[1] | V[2] | U[2] |  |  | V[7]       | U[7]       |
|------|------|------|------|------|------|--|--|------------|------------|
| V[8] | U[8] |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  |            |            |
|      |      |      |      |      |      |  |  | V[nxm/2-1] | U[nxm/2-1] |

#### 4.2.3 Switching frame buffers

The AREASEL bit of the frame select register (NTS\_FRAMESEL) can be used to switch the frame buffers. The frame buffers are switched at the start of a frame (frame display start signal).



Figure 4-10. Frame Buffer Switching Timing

#### 4.2.4 Data buffer

Data buffer is an NTS internal buffer that fetches the image data sent from the frame buffer by burst transfer. The data buffer is a 32-bit  $\times$  128- word FIFO buffer with two ports (1R and 1W). If there is an available space of 64 bytes in the data buffer, data is written to the data buffer from the write port via the frame buffer interface. The read port is used to read (display) data from NTS.

The data buffer is accessed as shown in Figure 4-11. First, image data is written to the data buffer via the frame buffer interface. NTS reads the image data from the area where it was written, and displays the image. The image data is written to the frame buffer if the data buffer has an available space of 64 bytes. If the speed of reading the data buffer by NTS is faster than the buffer write speed, an underrun interrupt occurs.



Figure 4-11. Data Buffer Access

Caution If the burst transfer rate is not fast enough in comparison with the NTS image refresh rate, the image data amount is insufficient, which results in a fatal image deterioration.

To avoid this, determine the clock cycle so that the following expression is sufficiently met. NTS\_CLKI clock << AHB clock

#### 4.2.5 Gain adjustment

To comply with ITU-R BT.601, a gain is internally adjusted for the input YUV data. The following shows the method.

Restrict the image data, which is input with values 0 to 255, to the range of 16 to 240.

Restrict Y data to the range of 16 to 235, and UV data to the range of 16 to 240. The values out of the range are fixed to 0.



RENESAS

Figure 4-12. YUV Data Gain Adjustment

### 4.3 Interrupt Sources

Control of each interrupt is assigned to each bit of the interrupt setting registers.

**Table 4-4.** Interrupt Sources

| Interrupt Name           | Source                                                                                                                       | Bit Assignment |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------|
| Underrun interrupt       | Generated when an underrun occurs in the NTS internal data buffer.                                                           | 3              |
| Transfer stop interrupt  | Generated when a RETRY or SPLIT response is received during AHB transfer.                                                    | 2              |
| Transfer error interrupt | Generated when an ERROR response is received during AHB transfer, after a single NTSC image of display data has been output. | 1              |
| NTS frame interrupt      | Generated when the frame display is started.                                                                                 | 0              |

Generation of an NTS frame interrupt is triggered by the frame display start signal. If register settings are changed immediately after an NTS frame interrupt occurs, the change is enabled from the next and subsequent frames.

#### 4.4 Clock Control

EM/EV0 is designed for low power consumption, so it controls the clock supply on a module basis.

A clock is supplied when a module requests a clock or a register is accessed to request a clock.

For the NTSC system, a clock supply request is issued if the display register (NTS\_OUT) is set to 1.

When a display frame ends with no display requests (the NTS\_OUT register is 0), the clock supply request is canceled. The following shows the timing of requesting clock supply.



Figure 4-13. Clock Supply Timing

| REVISION HISTORY | EMMA Mobile EV2 User's Manual: ITU-R BT.656 Interface |
|------------------|-------------------------------------------------------|
|------------------|-------------------------------------------------------|

| Rev. | Date         | Description |                                              |  |  |  |  |  |
|------|--------------|-------------|----------------------------------------------|--|--|--|--|--|
|      |              | Page        | ,                                            |  |  |  |  |  |
| 1.00 | Feb 26, 2010 | _           | 1 <sup>st</sup> revision release             |  |  |  |  |  |
| 2.00 | Jun 7, 2010  | _           | Incremental update from comments to the 1.0. |  |  |  |  |  |
| 3.00 | May 31, 2011 | _           | Document format changed.                     |  |  |  |  |  |

EMMA Mobile EV2 User's Manual: ITU-R BT.656 Interface

Publication Date: Rev.1.00 Feb 26, 2010

Rev.3.00 May 31, 2011

Published by: Renesas Electronics Corporation



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.
11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

## ITU-R BT.656 Interface

EMMA Mobile EV2

